Datasheet

Datasheet 47
Intel
®
Celeron
®
Processor up to 1.10 GHz
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all Celeron processors frequencies.
2. All AC timings for the TAP signals are referenced to the TCK rising edge at 0.75 V at the processor pins. All
TAP signal timings (TMS, TDI, etc.) are referenced at 0.75 V at the processor pins.
3. These specifications are tested during manufacturing, unless otherwise noted.
4. 1 ns can be added to the maximum TCK rise and fall times for every 1 MHz below 16.667 MHz.
5. Referenced to TCK rising edge.
6. Referenced to TCK falling edge.
7. Valid delay timing for this signal is specified to 1.5 V (1.25 V for AGTL platforms).
8. Non-Test Outputs and Inputs are the normal output or input signals (besides TCK, TRST#, TDI, TDO, and
TMS). These timings correspond to the response of these signals due to TAP operations.
9. During Debug Port operation, use the normal specified timings rather than the TAP signal timings.
10.Not 100% tested. Specified by design characterization.
Table 27. System Bus AC Specifications (TAP Connection)
1, 2, 3
T# Parameter Min Max Unit Figure Notes
T30: TCK Frequency 16.667 MHz
T31: TCK Period 60.0 ns 3
T32: TCK High Time 25.0 ns 3 V
REF
+ 0.200 V, 10
T33: TCK Low Time 25.0 ns 3 V
REF
– 0.200 V, 10
T34: TCK Rise Time 5.0 ns 3
(V
REF
– 0.200 V) –
(V
REF
+ 0.200 V),
4, 10
T35: TCK Fall Time 5.0 ns 3
(V
REF
+ 0.200 V) –
(V
REF
– 0.200 V),
4, 10
T36: TRST# Pulse Width 40.0 ns 10 Asynchronous, 10
T37: TDI, TMS Setup Time 5.0 ns 9 5
T38: TDI, TMS Hold Time 14.0 ns 9 5
T39: TDO Valid Delay 1.0 10.0 ns 9 6, 7
T40: TDO Float Delay 25.0 ns 9 6, 7, 10
T41: All Non-Test Outputs Valid Delay 2.0 25.0 ns 9 6, 8, 9
T42: All Non-Test Inputs Setup Time 25.0 ns 9 6, 8, 9, 10
T43: All Non-Test Inputs Setup Time 5.0 ns 9 5, 8, 9
T44: All Non-Test Inputs Hold Time 13.0 ns 9 5, 8, 9