Stereo System User Manual

3-16 DSP56012 User’s Manual MOTOROLA
Memory, Operating Modes, and Interrupts
Interrupt Priority Register
Figure 3-6 Interrupt Priority Register (Addr X:$FFFF)
Table 3-4 Interrupt Priorities
Priority Interrupt
Level 3 (Nonmaskable)
Highest
Lowest
Hardware RESET
Illegal Instruction
NMI
Stack Error
Trace
SWI
Levels 0, 1, 2 (Maskable)
Highest IRQA
IRQB
SAI Receiver Exception
SAI Transmitter Exception
SAI Left Channel Receiver
SAI Left Channel Transmitter
IAL1 IAL0IAL2IBL0IBL1IBL2SAL0SAL1
01110987654321
Reserved, read as 0, and should be written with 0 for future compatibility
SHL1 SHL0HPL0HPL1
1223 22 21 20 19 18 17 16 15 14 13
IRQA Mode
IRQB Mode
Reserved
SAI IPL
SHI IPL
Host IPL
Reserved
AA0292.11
DTL1 DTL0
DAX IPL