Datasheet

1. General description
The 74VHC02; 74VHCT02 are high-speed Si-gate CMOS devices and are pin compatible
with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC
standard No. 7-A.
The 74VHC02; 74VHCT02 provide a quad 2-input NOR function.
2. Features
n Balanced propagation delays
n All inputs have a Schmitt-trigger action
n Inputs accept voltages higher than V
CC
n Input levels:
u The 74VHC02 operates with CMOS input level
u The 74VHCT02 operates with TTL input level
n ESD protection:
u HBM JESD22-A114E exceeds 2000 V
u MM JESD22-A115-A exceeds 200 V
u CDM JESD22-C101C exceeds 1000 V
n Multiple package options
n Specified from 40 °C to +85 °C and from 40 °C to +125 °C
3. Ordering information
74VHC02; 74VHCT02
Quad 2-input NOR gate
Rev. 01 — 13 August 2009 Product data sheet
Table 1. Ordering information
Type number Package
Temperature range Name Description Version
74VHC02D 40 °C to +125 °C SO14 plastic small outline package; 14 leads;
body width 3.9 mm
SOT108-1
74VHCT02D
74VHC02PW 40 °C to +125 °C TSSOP14 plastic thin shrink small outline package; 14 leads;
body width 4.4 mm
SOT402-1
74VHCT02PW
74VHC02BQ 40 °C to +125 °C DHVQFN14 plastic dual in-line compatible thermal enhanced very
thin quad flat package; no leads; 14 terminals;
body 2.5 × 3 × 0.85 mm
SOT762-1
74VHCT02BQ

Summary of content (14 pages)