Datasheet

UM10398 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2014. All rights reserved.
User manual Rev. 12.3 — 10 June 2014 397 of 547
NXP Semiconductors
UM10398
Chapter 22: LPC111x/LPC11Cxx Windowed WatchDog Timer (WDT)
22.7.6 Watchdog Timer Window register
The WDWINDOW register determines the highest WDTV value allowed when a watchdog
feed is performed. If a feed valid sequence completes prior to WDTV reaching the value in
WDWINDOW, a watchdog event will occur.
WDWINDOW resets to the maximum possible WDTV value, so windowing is not in effect.
22.7.7 Watchdog timing examples
The following figures illustrate several aspects of Watchdog Timer operation.
Table 349: Watchdog Timer Warning Interrupt register (WDWARNINT - 0x4000 4014) bit
description
Bit Symbol Description Reset value
9:0 WARNINT Watchdog warning interrupt compare value. 0
31:10 - Reserved. Read value is undefined, only zero should be
written.
-
Table 350: Watchdog Timer Window register (WDWINDOW - 0x4000 4018) bit description
Bit Symbol Description Reset value
23:0 WINDOW Watchdog window value. 0xFF FFFF
31:24 - Reserved. Read value is undefined, only zero should be
written.
-
Fig 86. Early Watchdog Feed with Windowed Mode Enabled
125A 12581259 1257
WDCLK / 4
Watchdog
Counter
Early Feed
Event
Watchdog
Reset
Conditions:
WINDOW = 0x1200
WARNINT = 0x3FF
TC = 0x2000