Instruction Manual

DS18S20
12 of 21
1-WIRE SIGNALING
The DS18S20 uses a strict 1-wire communication protocol to insure data integrity. Several signal types
are defined by this protocol: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. All of these
signals, with the exception of the presence pulse, are initiated by the bus master.
INITIALIZATION PROCEDURE: RESET AND PRESENCE PULSES
All communication with the DS18S20 begins with an initialization sequence that consists of a reset pulse
from the master followed by a presence pulse from the DS18S20. This is illustrated in Figure 10. When
the DS18S20 sends the presence pulse in response to the reset, it is indicating to the master that it is on
the bus and ready to operate.
During the initialization sequence the bus master transmits (T
X
) the reset pulse by pulling the 1-wire bus
low for a minimum of 480 µs. The bus master then releases the bus and goes into receive mode (R
X
).
When the bus is released, the 5k pullup resistor pulls the 1-wire bus high. When the DS18S20 detects
this rising edge, it waits 15–60 µs and then transmits a presence pulse by pulling the 1-wire bus low for
60–240 µs.
INITIALIZATION TIMING Figure 10
READ/WRITE TIME SLOTS
The bus master writes data to the DS18S20 during write time slots and reads data from the DS18S20
during read time slots. One bit of data is transmitted over the 1-wire bus per time slot.
WRITE TIME SLOTS
There are two types of write time slots: “Write 1” time slots and “Write 0” time slots. The bus master
uses a Write 1 time slot to write a logic 1 to the DS18S20 and a Write 0 time slot to write a logic 0 to the
DS18S20. All write time slots must be a minimum of 60 µs in duration with a minimum of a 1 µs
recovery time between individual write slots. Both types of write time slots are initiated by the master
pulling the 1-wire bus low (see Figure 11).
To generate a Write 1 time slot, after pulling the 1-wire bus low, the bus master must release the 1-wire
bus within 15 µs. When the bus is released, the 5k pullup resistor will pull the bus high. To generate a
Write 0 time slot, after pulling the 1-wire bus low, the bus master must continue to hold the bus low for
the duration of the time slot (at least 60 µs). The DS18S20 samples the 1-wire bus during a window that
lasts from 15 µs to 60 µs after the master initiates the write time slot. If the bus is high during the
sampling window, a 1 is written to the DS18S20. If the line is low, a 0 is written to the DS18S20.
LINE TYPE LEGEND
Bus master pulling low
DS18S20 pulling low
Resistor
p
ullu
p
V
PU
GND
1-WIRE BUS
480
µ
µµ
µs minimum
480
µ
µµ
µs minimum
DS18S20 T
X
presence pulse
60-240 µ
µµ
µs
MASTER T
X
RESET PULSE MASTER
R
X
DS18S20
waits 15-60 µ
µµ
µs