User's Manual

Table Of Contents
BlueMod+SR/AI
BlueMod+SR/AP
Hardware Reference
Release r04d01 www.stollmann.de Page 20 of 65
3.10 WLAN Coexistence Interface
3
For implementing WLAN Coexistence with CSR’s Wi-Fi solution the Unity 3e+ solution is
implemented. For non-CSR WiFi solutions only the 3 Signals BT_ACTIVE (BT-ACT), BT_STATUS
(BT-STAT) and WLAN_DENY (WLAN-DNY) are used.
BlueMod+SR
WiFi Device
BT-ACT
BT-STAT
WLAN-DNY
BT-PER
Figure 9: Unity 3e+ Coexistence
If this interface is not used, these signals may be left unconnected.
If your application needs to use these signals, ask Stollmann for support.
3.11 Slow Clock Interface
Consumption of power during power-down modes can be reduced by feeding the module with a
32,768 kHz slow clock at pin SLCK.
SLCK specification:
32,768 kHz typ., 30 kHz min., 35 kHz max. Duty cycle 30...70%.
Signal must be square wave, at VSUP-level (see note below) and present as long as VSUP
is powered.
The module’s firmware will detect the presence of a slow clock during the boot process and switch
behavior appropriately. This check does only apply for presence of some clock; it is not checked if
the clock frequency is in the valid range required by CSR8811 (30kHz ... 35kHz).
If this signal is not used, to minimize risk of erroneous pulse detection in noisy environments,
Stollmann recommends the connection of A-6 to GND (direct connection or pull-down resistor).
Note: Since SLCK is fed to both the STM32 and the CSR8811, the electrical characteristics as
described in Table 11 (V
LSEH
) and Table 12 (V
IH
) apply at the same time.
3.12 Test Mode Enable
This functionality is reserved. Leave pin TESTMODE# open.
3
subject to firmware support, contact Stollmann for current status