User Guide

Table Of Contents
www.ti.com
5.30 TX CPPI Interrupt Condition Routing Register (TX_CPPI _ICRR)
SRIO Registers
Figure 86. TX CPPI Interrupt Condition Routing Register (TX_CPPI _ICRR)
31 28 27 24 23 20 19 16
ICR7 ICR6 ICR5 ICR4
R/W-0x00 R/W-0x00 R/W-0x00 R/W-0x00
15 12 11 8 7 4 3 0
ICR3 ICR2 ICR1 ICR0
R/W-0x00 R/W-0x00 R/W-0x00 R/W-0x00
LEGEND: R = Read, W = Write, n = value at reset
Table 60. TX CPPI Interrupt Condition Routing Register (TX_CPPI _ICRR) Field Descriptions
Bit Field Value Description
31-0 ICR (0-7) TX CPPI Interrupt condition routing bits
SPRU976 March 2006 Serial RapidIO (SRIO) 131
Submit Documentation Feedback