Ethernet Media Access Controller (EMAC)/ Management Data Input/Output (MDIO) Module User's Guide

www.ti.com
5.7 Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)
Ethernet Media Access Controller (EMAC) Registers
The transmit interrupt status (unmasked) register (TXINTSTATRAW) is shown in Figure 47 and
described in Table 46 .
Figure 47. Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)
31 16
Reserved
R-0
15 8
Reserved
R-0
7 6 5 4 3 2 1 0
TX7PEND TX6PEND TX5PEND TX4PEND TX3PEND TX2PEND TX1PEND TX0PEND
R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0
LEGEND: R = Read only; - n = value after reset
Table 46. Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW) Field Descriptions
Bit Field Value Description
31-8 Reserved 0 Reserved
7 TX7PEND 0-1 TX7PEND raw interrupt read (before mask)
6 TX6PEND 0-1 TX6PEND raw interrupt read (before mask)
5 TX5PEND 0-1 TX5PEND raw interrupt read (before mask)
4 TX4PEND 0-1 TX4PEND raw interrupt read (before mask)
3 TX3PEND 0-1 TX3PEND raw interrupt read (before mask)
2 TX2PEND 0-1 TX2PEND raw interrupt read (before mask)
1 TX1PEND 0-1 TX1PEND raw interrupt read (before mask)
0 TX0PEND 0-1 TX0PEND raw interrupt read (before mask)
SPRUEQ6 December 2007 Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO) 91
Submit Documentation Feedback