Datasheet
AD9627
Rev. B | Page 5 of 76
SPECIFICATIONS
ADC DC SPECIFICATIONS—AD9627-80/AD9627-105
AVDD = 1.8 V, DVDD = 1.8 V, DRVDD = 3.3 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.0 V internal reference, DCS
enabled, fast detect output pins disabled, and signal monitor disabled, unless otherwise noted.
Table 1.
Parameter Temperature
AD9627-80 AD9627-105
Unit Min Typ Max Min Typ Max
RESOLUTION Full 12 12 Bits
ACCURACY
No Missing Codes Full Guaranteed Guaranteed
Offset Error Full ±0.2 ±0.6 ±0.3 ±0.7 % FSR
Gain Error Full +0.1 −1.8 −3.7 −0.5 −2.2 −3.7 % FSR
Differential Nonlinearity (DNL)
1
Full ±0.4 ±0.4 LSB
25°C ±0.2 ±0.2 LSB
Integral Nonlinearity (INL)
1
Full ±0.9 ±0.9 LSB
25°C ±0.4 ±0.4 LSB
MATCHING CHARACTERISTIC
Offset Error Full ±0.2 ±0.6 ±0.3 ±0.7 % FSR
Gain Error Full ±0.2 ±0.75 ±0.2 ±0.75 % FSR
TEMPERATURE DRIFT
Offset Error Full ±15 ±15 ppm/°C
Gain Error Full ±95 ±95 ppm/°C
INTERNAL VOLTAGE REFERENCE
Output Voltage Error (1 V Mode) Full ±5 ±16 ±5 ±16 mV
Load Regulation @ 1.0 mA Full 7 7 mV
INPUT REFERRED NOISE
VREF = 1.0 V 25°C 0.3 0.3 LSB rms
ANALOG INPUT
Input Span, VREF = 1.0 V Full 2 2 V p-p
Input Capacitance
2
Full 8 8 pF
VREF INPUT RESISTANCE Full 6 6 kΩ
POWER SUPPLIES
Supply Voltage
AVDD, DVDD Full 1.7 1.8 1.9 1.7 1.8 1.9 V
DRVDD (CMOS Mode) Full 1.7 3.3 3.6 1.7 3.3 3.6 V
DRVDD (LVDS Mode) Full 1.7 1.8 1.9 1.7 1.8 1.9 V
Supply Current
I
AVDD
1, 3
Full 233
278
310
365
mA
I
DVDD
1, 3
Full 26 34 mA
I
DRVDD
1
(3.3 V CMOS) Full 23 34 mA
I
DRVDD
1
(1.8 V CMOS) Full 11 15 mA
I
DRVDD
1
(1.8 V LVDS) Full 47 47 mA
POWER CONSUMPTION
DC Input Full 452 490 600 650 mW
Sine Wave Input
1
(DRVDD = 1.8 V) Full 495 657 mW
Sine Wave Input
1
(DRVDD = 3.3 V) Full 550 740 mW
Standby Power
4
Full 52 68 mW
Power-Down Power Full 2.5 6 2.5 6 mW
1
Measured with a low input frequency, full-scale sine wave, with approximately 5 pF loading on each output bit.
2
Input capacitance refers to the effective capacitance between one differential input pin and AGND. See Figure 8 for the equivalent analog input structure.
3
The maximum limit applies to the combination of I
AVDD
and I
DVDD
currents.
4
Standby power is measured with a dc input and with the CLK pins inactive (set to AVDD or AGND).