Datasheet

ADSP-21483/ADSP-21486/ADSP-21487/ADSP-21488/ADSP-21489
Rev. B | Page 41 of 68 | March 2013
Input Data Port (IDP)
The timing requirements for the IDP are given in Table 39. IDP
signals are routed to the DAI_P20–1 pins using the SRU. There-
fore, the timing specifications provided below are valid at the
DAI_P20–1 pins.
Table 39. Input Data Port (IDP)
Parameter Min Max Unit
Timing Requirements
t
SISFS
1
Frame Sync Setup Before Serial Clock Rising Edge 3.8 ns
t
SIHFS
1
Frame Sync Hold After Serial Clock Rising Edge 2.5 ns
t
SISD
1
Data Setup Before Serial Clock Rising Edge 2.5 ns
t
SIHD
1
Data Hold After Serial Clock Rising Edge 2.5 ns
t
IDPCLKW
Clock Width (t
PCLK
× 4) ÷ 2 – 1 ns
t
IDPCLK
Clock Period t
PCLK
× 4 ns
1
The serial clock, data, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via PCG or SPORTs. PCG's input can
be either CLKIN or any of the DAI pins.
Figure 25. IDP Master Timing
DAI_P20–1
(SCLK)
SAMPLE EDGE
DAI_P20–1
(FS)
DAI_P20–1
(SDATA)
t
IDPCLK
t
IDPCLKW
t
SISFS
t
SIHFS
t
SIHD
t
SISD