Datasheet

Table Of Contents
Description
Indicates which SRC is currently selected by the glitchless mux (one-hot).
Table 230.
CLK_GPOUT3_SELECT
ED Register
Bits Description Type Reset
31:0 This slice does not have a glitchless mux (only the AUX_SRC field is present,
not SRC) so this register is hardwired to 0x1.
RO 0x00000001
CLOCKS: CLK_REF_CTRL Register
Offset: 0x30
Description
Clock control, can be changed on-the-fly (except for auxsrc)
Table 231.
CLK_REF_CTRL
Register
Bits Name Description Type Reset
31:7 Reserved. - - -
6:5 AUXSRC Selects the auxiliary clock source, will glitch when
switching
0x0 clksrc_pll_usb
0x1 clksrc_gpin0
0x2 clksrc_gpin1
RW 0x0
4:2 Reserved. - - -
1:0 SRC Selects the clock source glitchlessly, can be changed on-
the-fly
0x0 rosc_clksrc_ph
0x1 clksrc_clk_ref_aux
0x2 xosc_clksrc
RW -
CLOCKS: CLK_REF_DIV Register
Offset: 0x34
Description
Clock divisor, can be changed on-the-fly
Table 232.
CLK_REF_DIV Register
Bits Name Description Type Reset
31:10 Reserved. - - -
9:8 INT
Integer component of the divisor, 0 divide by 2^16
RW 0x1
7:0 Reserved. - - -
CLOCKS: CLK_REF_SELECTED Register
Offset: 0x38
Description
Indicates which SRC is currently selected by the glitchless mux (one-hot).
RP2040 Datasheet
2.15. Clocks 225