Datasheet

Table Of Contents
Bits Name Description Type Reset
31:11 Reserved. - - -
10 OEIC Overrun error interrupt clear. Clears the UARTOEINTR
interrupt.
WC -
9 BEIC Break error interrupt clear. Clears the UARTBEINTR
interrupt.
WC -
8 PEIC Parity error interrupt clear. Clears the UARTPEINTR
interrupt.
WC -
7 FEIC Framing error interrupt clear. Clears the UARTFEINTR
interrupt.
WC -
6 RTIC Receive timeout interrupt clear. Clears the UARTRTINTR
interrupt.
WC -
5 TXIC Transmit interrupt clear. Clears the UARTTXINTR interrupt. WC -
4 RXIC Receive interrupt clear. Clears the UARTRXINTR interrupt. WC -
3 DSRMIC nUARTDSR modem interrupt clear. Clears the
UARTDSRINTR interrupt.
WC -
2 DCDMIC nUARTDCD modem interrupt clear. Clears the
UARTDCDINTR interrupt.
WC -
1 CTSMIC nUARTCTS modem interrupt clear. Clears the
UARTCTSINTR interrupt.
WC -
0 RIMIC nUARTRI modem interrupt clear. Clears the UARTRIINTR
interrupt.
WC -
UART: UARTDMACR Register
Offset: 0x048
Description
DMA Control Register, UARTDMACR
Table 449.
UARTDMACR Register
Bits Name Description Type Reset
31:3 Reserved. - - -
2 DMAONERR DMA on error. If this bit is set to 1, the DMA receive
request outputs, UARTRXDMASREQ or UARTRXDMABREQ,
are disabled when the UART error interrupt is asserted.
RW 0x0
1 TXDMAE Transmit DMA enable. If this bit is set to 1, DMA for the
transmit FIFO is enabled.
RW 0x0
0 RXDMAE Receive DMA enable. If this bit is set to 1, DMA for the
receive FIFO is enabled.
RW 0x0
UART: UARTPERIPHID0 Register
Offset: 0xfe0
Description
UARTPeriphID0 Register
RP2040 Datasheet
4.2. UART 457