Datasheet
Table Of Contents
- RP2040 Datasheet
- Colophon
- Chapter 1. Introduction
- Chapter 2. System Description
- 2.1. Bus Fabric
- 2.2. Address Map
- 2.3. Processor subsystem
- 2.4. Cortex-M0+
- 2.5. DMA
- 2.6. Memory
- 2.7. Boot Sequence
- 2.8. Bootrom
- 2.9. Power Supplies
- 2.10. Core Supply Regulator
- 2.11. Power Control
- 2.12. Chip-Level Reset
- 2.13. Power-On State Machine
- 2.14. Subsystem Resets
- 2.15. Clocks
- 2.16. Crystal Oscillator (XOSC)
- 2.17. Ring Oscillator (ROSC)
- 2.18. PLL
- 2.19. GPIO
- 2.20. Sysinfo
- 2.21. Syscfg
- 2.22. TBMAN
- Chapter 3. PIO
- Chapter 4. Peripherals
- 4.1. USB
- 4.2. UART
- 4.3. I2C
- 4.3.1. Features
- 4.3.2. IP Configuration
- 4.3.3. I2C Overview
- 4.3.4. I2C Terminology
- 4.3.5. I2C Behaviour
- 4.3.6. I2C Protocols
- 4.3.7. Tx FIFO Management and START, STOP and RESTART Generation
- 4.3.8. Multiple Master Arbitration
- 4.3.9. Clock Synchronization
- 4.3.10. Operation Modes
- 4.3.11. Spike Suppression
- 4.3.12. Fast Mode Plus Operation
- 4.3.13. Bus Clear Feature
- 4.3.14. IC_CLK Frequency Configuration
- 4.3.15. DMA Controller Interface
- 4.3.16. Operation of Interrupt Registers
- 4.3.17. List of Registers
- 4.4. SPI
- 4.5. PWM
- 4.6. Timer
- 4.7. Watchdog
- 4.8. RTC
- 4.9. ADC and Temperature Sensor
- 4.10. SSI
- 4.10.1. Overview
- 4.10.2. Features
- 4.10.3. IP Modifications
- 4.10.4. Clock Ratios
- 4.10.5. Transmit and Receive FIFO Buffers
- 4.10.6. 32-Bit Frame Size Support
- 4.10.7. SSI Interrupts
- 4.10.8. Transfer Modes
- 4.10.9. Operation Modes
- 4.10.10. Partner Connection Interfaces
- 4.10.11. DMA Controller Interface
- 4.10.12. APB Interface
- 4.10.13. List of Registers
- Chapter 5. Electrical and Mechanical
- Appendix A: Register Field Types
- Appendix B: Errata
- Appendix C: Documentation Release History
Bits Name Description Type Reset
4 LOAD Load RTC SC 0x0
3:2 Reserved. - - -
1 RTC_ACTIVE RTC enabled (running) RO -
0 RTC_ENABLE Enable RTC RW 0x0
RTC: IRQ_SETUP_0 Register
Offset: 0x10
Description
Interrupt setup register 0
Table 567.
IRQ_SETUP_0 Register
Bits Name Description Type Reset
31:30 Reserved. - - -
29 MATCH_ACTIVE RO -
28 MATCH_ENA Global match enable. Don’t change any other value while
this one is enabled
RW 0x0
27 Reserved. - - -
26 YEAR_ENA Enable year matching RW 0x0
25 MONTH_ENA Enable month matching RW 0x0
24 DAY_ENA Enable day matching RW 0x0
23:12 YEAR Year RW 0x000
11:8 MONTH Month (1..12) RW 0x0
7:5 Reserved. - - -
4:0 DAY Day of the month (1..31) RW 0x00
RTC: IRQ_SETUP_1 Register
Offset: 0x14
Description
Interrupt setup register 1
Table 568.
IRQ_SETUP_1 Register
Bits Name Description Type Reset
31 DOTW_ENA Enable day of the week matching RW 0x0
30 HOUR_ENA Enable hour matching RW 0x0
29 MIN_ENA Enable minute matching RW 0x0
28 SEC_ENA Enable second matching RW 0x0
27 Reserved. - - -
26:24 DOTW Day of the week RW 0x0
23:21 Reserved. - - -
20:16 HOUR Hours RW 0x00
15:14 Reserved. - - -
RP2040 Datasheet
4.8. RTC 576