Datasheet

Table Of Contents
Description
DMA RX data level
Table 614. DMARDLR
Register
Bits Name Description Type Reset
31:8 Reserved. - - -
7:0 DMARDL Receive data watermark level (DMARDLR+1) RW 0x00
SSI: IDR Register
Offset: 0x58
Description
Identification register
Table 615. IDR
Register
Bits Name Description Type Reset
31:0 IDCODE Peripheral dentification code RO 0x51535049
SSI: SSI_VERSION_ID Register
Offset: 0x5c
Description
Version ID
Table 616.
SSI_VERSION_ID
Register
Bits Name Description Type Reset
31:0 SSI_COMP_VERSI
ON
SNPS component version (format X.YY) RO 0x3430312a
SSI: DR0 Register
Offset: 0x60
Description
Data Register 0 (of 36)
Table 617. DR0
Register
Bits Name Description Type Reset
31:0 DR First data register of 36 RW 0x00000000
SSI: RX_SAMPLE_DLY Register
Offset: 0xf0
Description
RX sample delay
Table 618.
RX_SAMPLE_DLY
Register
Bits Name Description Type Reset
31:8 Reserved. - - -
7:0 RSD RXD sample delay (in SCLK cycles) RW 0x00
SSI: SPI_CTRLR0 Register
Offset: 0xf4
RP2040 Datasheet
4.10. SSI 626