User Manual
Table Of Contents
- Chapter 1 Introduction
- 1.1 Package Contents
- Chapter 2 Installation
- 2.1 Installing the CPU
- 2.2 Installing the CPU Fan and Heatsink
- 2.3 Installing Memory Modules (DIMM)
- 2.4 Expansion Slots (PCI Express Slots)
- 2.5 Jumpers Setup
- 2.6 Onboard Headers and Connectors
- 2.7 CrossFireXTM and Quad CrossFireXTM Operation Guide
- 2.8 M.2 WiFi/BT Module and Intel® CNVi (Integrated WiFi/BT) Installation Guide
- Chapter 3 Software and Utilities Operation
- Chapter 4 UEFI SETUP UTILITY
- 4.1 Introduction
- 4.2 EZ Mode
- 4.3 Advanced Mode
- 4.4 Main Screen
- 4.5 OC Tweaker Screen
- 4.6 Advanced Screen
- 4.6.1 CPU Configuration
- 4.6.2 Chipset Configuration
- 4.6.3 Storage Configuration
- 4.6.4 Intel® Thunderbolt
- 4.6.5 Super IO Configuration
- 4.6.6 ACPI Configuration
- 4.6.7 USB Configuration
- 4.6.8 Trusted Computing
- 4.7 Tools
- 4.8 Hardware Health Event Monitoring Screen
- 4.9 Security Screen
- 4.10 Boot Screen
- 4.11 Exit Screen
English
55
Fatal1ty H370 Performance Series
DRAM Frequency
If [Auto] is selected, the motherboard will detect the memory module(s) inserted
and assign the appropriate frequency automatically.
Primary Timing
CAS# Latency (tCL)
e time between sending a column address to the memory and the beginning of the data
in response.
RAS# to CAS# Delay and Row Precharge (tRCDtRP)
RAS# to CAS# Delay : e number of clock cycles required between the opening of
a row of memory and accessing columns within it.
Row Precharge: e number of clock cycles required between the issuing of the
precharge command and opening the next row.
RAS# Active Time (tRAS)
e number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
e delay between when a memory chip is selected and when the rst active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
e amount of delay that must elapse aer the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
e number of clocks from a Refresh command until the rst Activate command to
the same rank.
RAS to RAS Delay (tRRD_L)
e number of clocks between two rows activated in dierent banks of the same
rank.
RAS to RAS Delay (tRRD_S)
e number of clocks between two rows activated in dierent banks of the same
rank.










