User Manual
Table Of Contents
- Chapter 1 Introduction
- 1.1 Package Contents
- Chapter 2 Installation
- 2.1 Installing the CPU
- 2.2 Installing the CPU Fan and Heatsink
- 2.3 Installing Memory Modules (DIMM)
- 2.4 Expansion Slots (PCI Express Slots)
- 2.5 Jumpers Setup
- 2.6 Onboard Headers and Connectors
- 2.7 CrossFireXTM and Quad CrossFireXTM Operation Guide
- 2.8 M.2 WiFi/BT Module and Intel® CNVi (Integrated WiFi/BT) Installation Guide
- Chapter 3 Software and Utilities Operation
- Chapter 4 UEFI SETUP UTILITY
- 4.1 Introduction
- 4.2 EZ Mode
- 4.3 Advanced Mode
- 4.4 Main Screen
- 4.5 OC Tweaker Screen
- 4.6 Advanced Screen
- 4.6.1 CPU Configuration
- 4.6.2 Chipset Configuration
- 4.6.3 Storage Configuration
- 4.6.4 Intel® Thunderbolt
- 4.6.5 Super IO Configuration
- 4.6.6 ACPI Configuration
- 4.6.7 USB Configuration
- 4.6.8 Trusted Computing
- 4.7 Tools
- 4.8 Hardware Health Event Monitoring Screen
- 4.9 Security Screen
- 4.10 Boot Screen
- 4.11 Exit Screen
English
56
Write to Read Delay (tWTR_L)
e number of clocks between the last valid write operation and the next read command to
the same internal bank.
Write to Read Delay (tWTR_S)
e number of clocks between the last valid write operation and the next read command to
the same internal bank.
Read to Precharge (tRTP)
e number of clocks that are inserted between a read command to a row pre-
charge command to the same rank.
Four Activate Window (tFAW)
e time window in which four activates are allowed the same rank.
CAS Write Latency (tCWL)
Congure CAS Write Latency.
Third Timing
tREFI
Congure refresh cycles at an average periodic interval.
tCKE
Congure the period of time the DDR4 initiates a minimum of one refresh
command internally once it enters Self-Refresh mode.
Turn Around Timing
tRDRD_sg
Congure between module read to read delay.
tRDRD_dg
Congure between module read to read delay.
tRDRD_dr
Congure between module read to read delay.
tRDRD_dd
Congure between module read to read delay.










