User Manual

Table Of Contents
A-2
ESC8000-E11P 架構圖
Q-Code 列表
(下一頁繼續)
CPU1
EGS
Up to TDP 350W
80 Lanes
CPU2
EGS
Up to TDP 350W
80 Lanes
UPI
UPI
UPI
UPI
DMI3 x4
Up to 4800 (2DPC)
DDR5
DDR5
DDR5
DDR5
DDR5
DDR5
DDR5
DDR5
Up to 4800 (2DPC)
DDR5
DDR5
DDR5
DDR5
DDR5
DDR5
DDR5
DDR5
x16 Gen5
PCIe G5 x16 (GPU4)
PCIe G5 x16 (GPU3)
PCIe G5 x16 (NIC 02)
x8 Gen5
x8 Gen5
NVMe 1/2 Riser x8 (Optional)
NVMe 3/4 Riser x8 (Optional)
BMC AST2600
Emmitsburg
PCH
PCIe G5 x16
Front PCIe Riser (for HBA card)
or
Front 4* NVMe support (Optional)
x16 Gen5
x16 Gen5
x16 Gen5
x16 Gen5
LAN 1GbE or 10GbE
Sys Fan x 6
GPU Fan x 5
RGMII
Fan Control
Fan Control
SPI MUX
SPI MUX
SPI
eSPI
SPI
x8 Gen5
x8 Gen5
NVMe 5/6 Riser x8 (Optional)
NVMe 7/8 Riser x8 (Optional)
PCIe G5 x16
Front PCIe Riser (for HBA card)
or
Real -OCP 3.0 (Optional)
x16 Gen5
PCIe
Switch
x16 Gen5
PCIe G5 x16 (GPU1)
PCIe G5 x16 (GPU2)
PCIe G5 x16 (NIC 01)
x16 Gen5
x16 Gen5
x16 Gen5
Gen2 x1
SATA III
USB 2.0
SPI
SPI
PCIe
Switch
x16 Gen5
PCIe G5 x16 (GPU6)
PCIe G5 x16 (GPU5)
PCIe G5 x16 (NIC 03)
x16 Gen5
x16 Gen5
x16 Gen5
PCIe
Switch
x16 Gen5
PCIe G5 x16 (GPU7)
PCIe G5 x16 (GPU8)
PCIe G5 x16 (NIC 04)
x16 Gen5
x16 Gen5
x16 Gen5
PCIe
Switch
Super IOCOM
BMC FW A
BIOS A TPMROT Module
BACK IO Board
SATA Port x8
USB 2.0
Front IO Board
USB 2.0 Port x 1
USB 3.0
Front IO Board
USB 3.0 Port x 1
x4 Gen 3
Lan Card
SlimSAS x4
x4 Gen 3
M.2 Card
SlimSAS x4
ACTION PHASE POST CODE TYPE DESCRIPTION
Normal boot
Security Phase
01 Progress First post code(POWER_ON_POST_CODE)
02 Progress Load BSP microcode(MICROCODE_POST_CODE)
03 Progress Set cache as ram for PEI phase(CACHE_ENABLED_POST_CODE)
06 Progress CPU Early init.(CPU_EARLY_INIT_POST_CODE)
04 Progress initializes South bridge for PEI preparation
PEI(Pre-EFI
initialization) phase
10 Progress PEI Core Entry
15 Progress NB initialize before installed memory
19 Progress SB initialize before installed memory
78~00 Progress Wait BMC ready(duration: 120 seconds).
A1 MRC Progress QPI initialization
A3 MRC Progress QPI initialization
A7 MRC Progress QPI initialization
A8 MRC Progress QPI initialization
A9 MRC Progress QPI initialization
AA MRC Progress QPI initialization
AB MRC Progress QPI initialization
AC MRC Progress QPI initialization
AD MRC Progress QPI initialization
AE MRC Progress QPI initialization
AF MRC Progress QPI initialization Complete
2F Progress Memory Init.
B0 MRC Progress Memory Init.
B1 MRC Progress Memory Init.
AF MRC Progress RC Reset if require
B4 MRC Progress Memory Init.
B2 MRC Progress Memory Init.
B3 MRC Progress Memory Init.
B5 MRC Progress Memory Init.
B6 MRC Progress Memory Init.
B7 MRC Progress Memory Init.
B8 MRC Progress Memory Init.
B9 MRC Progress Memory Init.
BA MRC Progress Memory Init.