Specifications
Document Number: 002-30672 Rev. ** Page 24 of 46
PRELIMINARY
CYBT-243068-02
CYBT-243069-02
Current Consumption
Table 14 provides the current consumption measurements taken at the input of LDOIN and VDDIO combined (LDOIN = VDDIO =
3.0 V).
Silicon Core Buck Regulator
Table 14. Current Consumption
Operational Mode Conditions Typical Unit
HCI
48 MHz with Pause 1.3 mA
48 MHz without Pause 2.55 mA
RX Continuous RX 5.9 mA
TX Continuous TX - 10.5 dBm 22.0 mA
PDS – 16.5 µA
ePDS All RAM retained 8.7 µA
HID-Off (SDS) 32 kHz XTAL on 1.75 µA
Table 15. Core Buck Regulator
Parameter Conditions Min Typ Max Unit
Input Supply, VBAT DC Range 1.71 3.0 3.3 V
Output Current
Active Mode – < 60 100 mA
PDS Mode – < 60 70 mA
Output Voltage
Active Mode 1.1 1.26 1.4 V
PDS Mode, 40 mV min regulation window. 0.76 0.94 Avg 1.4 V
Output Voltage Accuracy
Active Mode, includes line and load regulation.
Before trim:
–4 – +4 %
Ripple Voltage
Active Mode
2.2 μH ± 25% inductor, DCR = 114 mΩ ± 20%
4.7 μF ± 10% capacitor, Total ESR < 20 mΩ
–3–mV
PDS Mode – – – mV
Output Inductor, L
Refer to the Recommended Component section for more
details.
1.6
[3]
2.2 – µH
Output Capacitor, C
OUT
3.0
[3]
4.7 – µF
Input Capacitor, C
IN
4.0
[3]
10 – µF
Input Supply Voltage Ramp
Time
0 to 3.3 V 40 – – µs
Note
3. Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.










