Datasheet

Zynq-7000 All Programmable SoC (Z-7007S, Z-7012S, Z-7014S, Z-7010, Z-7015, and Z-7020)
DS187 (v1.19) October 3, 2016 www.xilinx.com
Product Specification 36
Table 53 specifies the values of T
IOTPHZ
and T
IOIBUFDISABLE
. T
IOTPHZ
is described as the delay from the T pin to the IOB pad
through the output buffer of an IOB pad, when 3-state is enabled (i.e., a high impedance state). T
IOIBUFDISABLE
is described as
the IOB delay from IBUFDISABLE to O output. In HR I/O banks, the internal IN_TERM termination turn-off time is always faster
than T
IOTPHZ
when the INTERMDISABLE pin is used.
LVCMOS18_F24 0.74 0.83 0.89 0.97 1.34 1.46 1.71 2.28 1.35 1.49 1.73 2.29 ns
LVCMOS15_S4 0.77 0.86 0.93 0.96 2.05 2.18 2.43 2.43 2.07 2.21 2.45 2.45 ns
LVCMOS15_S8 0.77 0.86 0.93 0.96 2.09 2.21 2.46 2.46 2.10 2.24 2.48 2.48 ns
LVCMOS15_S12 0.77 0.86 0.93 0.96 1.59 1.71 1.96 1.96 1.60 1.74 1.98 1.98 ns
LVCMOS15_S16 0.77 0.86 0.93 0.96 1.59 1.71 1.96 1.96 1.60 1.74 1.98 1.98 ns
LVCMOS15_F4 0.77 0.86 0.93 0.96 1.85 1.97 2.23 2.23 1.87 2.00 2.24 2.24 ns
LVCMOS15_F8 0.77 0.86 0.93 0.96 1.60 1.72 1.98 1.98 1.62 1.75 1.99 1.99 ns
LVCMOS15_F12 0.77 0.86 0.93 0.96 1.35 1.47 1.73 1.73 1.37 1.50 1.74 1.74 ns
LVCMOS15_F16 0.77 0.86 0.93 0.96 1.34 1.46 1.71 2.07 1.35 1.49 1.73 2.09 ns
LVCMOS12_S4 0.87 0.95 1.02 1.19 2.57 2.69 2.95 2.95 2.59 2.72 2.96 2.96 ns
LVCMOS12_S8 0.87 0.95 1.02 1.19 2.09 2.21 2.46 2.46 2.10 2.24 2.48 2.48 ns
LVCMOS12_S12 0.87 0.95 1.02 1.19 1.79 1.91 2.17 2.17 1.81 1.94 2.18 2.18 ns
LVCMOS12_F4 0.87 0.95 1.02 1.19 1.98 2.10 2.35 2.35 1.99 2.13 2.37 2.37 ns
LVCMOS12_F8 0.87 0.95 1.02 1.19 1.54 1.66 1.92 1.92 1.56 1.69 1.93 1.93 ns
LVCMOS12_F12 0.87 0.95 1.02 1.19 1.38 1.51 1.76 1.76 1.40 1.54 1.77 1.77 ns
SSTL135_S 0.67 0.75 0.82 0.88 1.35 1.47 1.73 1.73 1.37 1.50 1.74 1.74 ns
SSTL15_S 0.600.680.750.751.301.431.681.711.321.461.691.73 ns
SSTL18_I_S 0.670.750.820.861.671.792.042.041.681.822.062.06 ns
SSTL18_II_S 0.67 0.75 0.82 0.88 1.31 1.43 1.68 1.68 1.32 1.46 1.70 1.70 ns
DIFF_SSTL135_S 0.68 0.76 0.83 0.88 1.35 1.47 1.73 1.73 1.37 1.50 1.74 1.74 ns
DIFF_SSTL15_S 0.68 0.76 0.83 0.88 1.30 1.43 1.68 1.71 1.32 1.46 1.69 1.73 ns
DIFF_SSTL18_I_S 0.71 0.79 0.86 0.88 1.68 1.80 2.06 2.06 1.70 1.83 2.07 2.07 ns
DIFF_SSTL18_II_S 0.71 0.79 0.86 0.88 1.38 1.51 1.76 1.76 1.40 1.54 1.77 1.77 ns
SSTL135_F 0.67 0.75 0.82 0.88 1.12 1.24 1.49 1.49 1.13 1.27 1.51 1.51 ns
SSTL15_F 0.600.680.750.751.071.191.451.451.091.221.461.46 ns
SSTL18_I_F 0.670.750.820.861.121.241.491.531.131.271.511.54 ns
SSTL18_II_F 0.67 0.75 0.82 0.88 1.12 1.24 1.49 1.51 1.13 1.27 1.51 1.52 ns
DIFF_SSTL135_F 0.68 0.76 0.83 0.88 1.12 1.24 1.49 1.49 1.13 1.27 1.51 1.51 ns
DIFF_SSTL15_F 0.68 0.76 0.83 0.88 1.07 1.19 1.45 1.45 1.09 1.22 1.46 1.46 ns
DIFF_SSTL18_I_F 0.71 0.79 0.86 0.88 1.23 1.35 1.60 1.60 1.24 1.38 1.62 1.62 ns
DIFF_SSTL18_II_F 0.71 0.79 0.86 0.88 1.21 1.33 1.59 1.59 1.23 1.36 1.60 1.60 ns
Table 52: IOB High Range (HR) Switching Characteristics (Cont’d)
I/O Standard
T
IOPI
T
IOOP
T
IOTP
Units
Speed Grade Speed Grade Speed Grade
-3 -2
-1C/-1I/
-1LI
-1Q -3 -2
-1C/-1I/
-1LI
-1Q -3 -2
-1C/-1I/
-1LI
-1Q