User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1021
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register TRG Details
Register (etb) CTL
Relative Address 0x0000001C
Absolute Address 0xF880101C
Width 10 bits
Access Type rw
Reset Value 0x00000000
Description Trigger Counter Register
Field Name Bits Type Reset Value Description
9:0 rw 0x0 The counter is used as follows:
- Trace after
The counter is set to a large value, slightly less
than the number of entries in the RAM.
- Trace before
The counter is set to a small value.
- Trace about
The counter is set to half the depth of the Trace
RAM.
This register must not be written to when trace
capture is enabled (FtStopped=0,
TraceCaptEn=1). If a write is attempted, the
register is not updated. A read access is permitted
with trace capture enabled.
Name CTL
Relative Address 0x00000020
Absolute Address 0xF8801020
Width 1 bits
Access Type rw
Reset Value 0x00000000
Description Control Register