User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1024
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (etb) ITMISCOP0
Register ITMISCOP0 Details
TrigIn 8 rw 0x0 Indicate a trigger on TRIGIN being asserted.
reserved 7 ro 0x0 Reserved
FOnMan 6 rw 0x0 Manually generate a flush of the system. Setting
this bit causes a flush to be generated. This is
cleared when the flush has been serviced. This bit
is clear on reset.
FOnTrig 5 rw 0x0 Generate flush using Trigger event. Set this bit to
cause a flush of data in the system when a Trigger
Event occurs. This bit is clear on reset.
FOnFlIn 4 rw 0x0 Generate flush using the FLUSHIN interface. Set
this bit to enable use of the FLUSHIN connection.
This bit is clear on reset.
reserved 3:2 ro 0x0 Reserved
EnFCont 1 rw 0x0 Continuous Formatting. Continuous mode in the
ETB corresponds to normal mode with the
embedding of triggers. Can only be changed
when FtStopped is HIGH. This bit is clear on
reset.
EnFTC 0 rw 0x0 Enable Formatting. Do not embed Triggers into
the formatted stream. Trace disable cycles and
triggers are indicated by TRACECTL, where
fitted. Can only be changed when FtStopped is
HIGH. This bit is clear on reset.
Name ITMISCOP0
Relative Address 0x00000EE0
Absolute Address 0xF8801EE0
Width 2 bits
Access Type wo
Reset Value 0x00000000
Description Integration Test Miscellaneous Output Register 0
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
FULL 1 wo 0x0 Set the value of FULL
ACQCOMP 0 wo 0x0 Set the value of ACQCOMP