User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1047
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register FTMITCYCCOUNT Details
Register (ftm) FTMITATBDATA0
Register FTMITATBDATA0 Details
Register (ftm) FTMITATBCTR2
Relative Address 0x00000EDC
Absolute Address 0xF880BEDC
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description Cycle Counter Test Register
Field Name Bits Type Reset Value Description
FTMCYCCOUNT 31:0 rw 0x1 Read/write the value of the cycle counter
Name FTMITATBDATA0
Relative Address 0x00000EEC
Absolute Address 0xF880BEEC
Width 5 bits
Access Type wo
Reset Value 0x00000000
Description ATB Data Integration Test Register 0
Field Name Bits Type Reset Value Description
ATDATA31 4 wo 0x0 When ITEN is 1, this value determines the
ATDATAM[31] output
ATDATA23 3 wo 0x0 When ITEN is 1, this value determines the
ATDATAM[23] output
ATDATA15 2 wo 0x0 When ITEN is 1, this value determines the
ATDATAM[15] output
ATDATA7 1 wo 0x0 When ITEN is 1, this value determines the
ATDATAM[7] output
ATDATA0 0 wo 0x0 When ITEN is 1, this value determines the
ATDATAM[0] output
Name FTMITATBCTR2
Relative Address 0x00000EF0