User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1107
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register TTR Details
Register (itm) CR
Register CR Details
Absolute Address 0xF8805E20
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Trace Trigger Register
Field Name Bits Type Reset Value Description
31:0 rw 0x0 Bit mask to enable trigger generation, TRIGOUT,
on selected writes to the Stimulus Registers.
Name CR
Relative Address 0x00000E80
Absolute Address 0xF8805E80
Width 24 bits
Access Type mixed
Reset Value 0x00000004
Description Control Register
Field Name Bits Type Reset Value Description
ITMBusy 23 rw 0x0 ITM is transmitting trace and FIFO is not empty
TraceID 22:16 rw 0x0 ATIDM[6:0] value
reserved 15:10 ro 0x0 Reserved
TSPrescale 9:8 rw 0x0 Timestamp Prescaler
Enumerated Value List:
DIVBY1=0.
DIVBY4=1.
DIVBY16=2.
DIVBY64=3.
reserved 7:4 ro 0x0 Reserved
DWTEn 3 ro 0x0 Enable DWT input port
SYNCEn 2 ro 0x1 Enable sync packets
TSSEn 1 rw 0x0 Enable timestamps, delta
ITMEn 0 rw 0x0 Enable ITM Stimulus, also acts as a global enable