User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 111
UG585 (v1.11) September 27, 2016
Chapter 3: Application Processing Unit
3.10 Implementation-Defined Configurations
The Zynq-7000 AP SoC APU has implemented some configurations which determine the reset values
of some CP15 register fields. Table 3-10 shows these configuration signals and the reset values of
the corresponding register fields.
Table 3-10: Implementation Configuration Signals and Register Fields
Configuration Signal Register Fields Bits Reset Value
MAXCLKLATENCY c15.Power control register [10:8] b111
CFGEND c1.SCTLR.EE [25] b0
CFGNMFI c1.SCTLR.NMFI [27] b1
TEINIT c1.SCTLR.TE [30] b0
VINITHI c1.SCTLR.V [13] b0
CLUSTERID c0.MPIDR.ClustreID [11:8] b0000
(none) c0.REVIDR [31:0] 0x0
(none) c0.AIDR (Auxiliary ID register) [31:0] 0x0