User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1113
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register LSR Details
Register (itm) ASR
Relative Address 0x00000FB4
Absolute Address 0xF8805FB4
Width 3 bits
Access Type ro
Reset Value 0x00000003
Description Lock Status Register
Field Name Bits Type Reset Value Description
8BIT 2 ro 0x0 Set to 0 since ITM implements a 32-bit lock access
register
STATUS 1 ro 0x1 Read behavior depends on PADDRDBG31 pin:
- PADDRDBG31=0 (lower 2GB):
When a lower 2GB address is used to read this
register, this bit indicates whether ITM is in
locked state
(1= locked, 0= unlocked).
- PADDRDBG31=1 (upper 2GB):
always returns 0.
IMP 0 ro 0x1 Read behavior depends on PADDRDBG31 pin:
- PADDRDBG31=0 (lower 2GB):
always returns 1, meaning lock mechanism are
implemented.
- PADDRDBG31=1 (upper 2GB):
always returns 0, meaning lock mechanism is
NOT implemented.
Name ASR
Relative Address 0x00000FB8
Absolute Address 0xF8805FB8
Width 8 bits
Access Type ro
Reset Value 0x00000088
Description Authentication Status Register