User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1123
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register SuppTrigMode Details
Register (tpiu) TrigCount
Register TrigCount Details
Register (tpiu) TrigMult
Field Name Bits Type Reset Value Description
TrgRun 17 ro 0x0 Trigger Counter running. A trigger has occurred
but the counter is not at zero.
Triggered 16 ro 0x0 A trigger has occurred and the counter has
reached zero.
reserved 15:9 ro 0x0 Reserved
TCount8 8 ro 0x1 8-bit wide counter register implemented.
reserved 7:5 ro 0x0 Reserved
Mult64k 4 ro 0x1 Multiply the Trigger Counter by 65536 supported.
Mult256 3 ro 0x1 Multiply the Trigger Counter by 256 supported.
Mult16 2 ro 0x1 Multiply the Trigger Counter by 16 supported.
Mult4 1 ro 0x1 Multiply the Trigger Counter by 4 supported.
Mult2 0 ro 0x1 Multiply the Trigger Counter by 2 supported.
Name TrigCount
Relative Address 0x00000104
Absolute Address 0xF8803104
Width 8 bits
Access Type rw
Reset Value 0x00000000
Description Trigger Counter Register
Field Name Bits Type Reset Value Description
TrigCount 7:0 rw 0x0 8-bit counter value for the number of words to be
output from the formatter before a trigger is
inserted.
Name TrigMult
Relative Address 0x00000108
Absolute Address 0xF8803108
Width 5 bits