User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1126
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register FFSR Details
Register (tpiu) FFCR
Register FFCR Details
Width 3 bits
Access Type ro
Reset Value 0x00000006
Description Formatter and Flush Status Register
Field Name Bits Type Reset Value Description
TCPresent 2 ro 0x1 If this bit is set then TRACECTL is present.
FtStopped 1 ro 0x1 Formatter stopped.
The formatter has received a stop request signal
and all trace data and post-amble has been
output. Any more trace data on the ATB interface
is ignored and ATREADYS goes HIGH.
FlInProg 0 ro 0x0 Flush In Progress. This is an indication of the
current state of AFVALIDS.
Name FFCR
Relative Address 0x00000304
Absolute Address 0xF8803304
Width 14 bits
Access Type mixed
Reset Value 0x00000000
Description Formatter and Flush Control Register
Field Name Bits Type Reset Value Description
StopTrig 13 rw 0x0 Stop the formatter after a Trigger Event is
observed.
StopFl 12 rw 0x0 Stop the formatter after a flush completes (return
of AFREADYS). This forces the FIFO to drain off
any part-completed packets.
reserved 11 ro 0x0 Reserved
TrigFl 10 rw 0x0 Indicates a trigger on Flush completion on
AFREADYS being returned.
TrigEvt 9 rw 0x0 Indicates a trigger on a Trigger Event.
TrigIn 8 rw 0x0 Indicates a trigger on TRIGIN being asserted.
reserved 7 ro 0x0 Reserved