User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1142
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
INT_STS 0x0000000C 32 mixed 0x00000000 Interrupt Status Register : This
register contains interrupt status
flags.
All register bits are clear on
write by writing 1s to those bits,
however the register bits will
only be cleared if the condition
that sets the interrupt flag is no
longer true.
Note that individual status bits
will be set if the corresponding
condition is satisfied regardless
of whether the interrupt mask
bit in 0x010 is set.
However, external interrupt will
only be generated if an interrupt
status flag is set and the
corresponding mask bit is not
set
INT_MASK
0x00000010 32 rw 0xFFFFFFFF Interrupt Mask Register: This
register contains interrupt mask
information.
Set a bit to 1 to mask the
interrupt generation from the
corresponding interrupting
source in Interrupt Status
Register 0x00C.
STATUS
0x00000014 32 mixed 0x40000820 Status Register: This register
contains miscellaneous status.
DMA_SRC_ADDR
0x00000018 32 rw 0x00000000 DMA Source address Register:
This register contains the source
address for DMA transfer.
A DMA command consists of
source address, destination
address, source transfer length,
and destination transfer length.
It is important that the
parameters are programmed in
the exact sequence as described
Register Name Address Width Type Reset Value Description