User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1143
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
DMA_DST_ADDR 0x0000001C 32 rw 0x00000000 DMA Destination address
Register: This register contains
the destination address for
DMA transfer.
A DMA command consists of
source address, destination
address, source transfer length,
and destination transfer length.
It is important that the
parameters are programmed in
the exact sequence as described.
DMA_SRC_LEN
0x00000020 32 rw 0x00000000 DMA Source transfer Length
Register: This register contains
the DMA source transfer length
in unit of 4-byte word.
A DMA command that consists
of source address, destination
address, source transfer length,
and destination transfer length.
It is important that the
parameters are programmed in
the exact sequence as described.
DMA_DEST_LEN
0x00000024 32 rw 0x00000000 DMA Destination transfer
Length Register: This register
contains the DMA destination
transfer length in unit of 4-byte
word.
A DMA command that consists
of source address, destination
address, source transfer length,
and destination transfer length
is accepted when this register is
written to.
It is important that the
parameters are programmed in
the exact sequence as described.
MULTIBOOT_ADDR
0x0000002C 13 rw 0x00000000 MULTI Boot Addr Pointer
Register: This register defines
multi-boot address pointer. This
register is power on reset only
used to remember multi-boot
address pointer set by previous
boot.
Register Name Address Width Type Reset Value Description