User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1148
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (devcfg) LOCK
Register LOCK Details
SPIDEN 5 rw 0x0 (Lockable, see 0x004, bit 0)
Secure Invasive Debug Enable
0 - Disable
1 - Enable
NIDEN 4 rw 0x0 (Lockable, see 0x004, bit 0)
Non-Invasive Debug Enable
0 - Disable
1 - Enable
DBGEN 3 rw 0x0 (Lockable, see 0x004, bit 0)
Invasive Debug Enable
0 - Disable
1 - Enable
DAP_EN 2:0 rw 0x0 (Lockable, see 0x004, bit 0)
These bits will enable the ARM DAP.
111 - ARM DAP Enabled
Others - ARM DAP will be bypassed
Name LOCK
Relative Address 0x00000004
Absolute Address 0xF8007004
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description This register defines LOCK register used to lock changes in the Control Register
0x000 after configuration. All those LOCK register is set only register. The only way
to clear those registers is power on reset signal.
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:5 rw 0x0 Reserved
AES_FUSE_LOCK 4 rwso 0x0 This bit locks the PCFG_AES_FUSE bit
(CTRL[12]).
0 - Open
1 - Locked
User access to this bit is restricted, the boot ROM
will always set this bit prior to handing control
over to user code.
This bit is only cleared by a PS_POR_B reset.