User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1150
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CFG Details
Register (devcfg) INT_STS
Field Name Bits Type Reset Value Description
reserved 31:12 rw 0x0 Reserved
RFIFO_TH 11:10 rw 0x1 These two bits define Rx FIFO level that sets
interrupt flag
00 - One fourth
full for read
01 - Half full for read
10 - Three fourth full for read
11 - Full for read(User could use this signal to
trigger interrupt when read FIFO overflow)
WFIFO_TH 9:8 rw 0x1 These two bits define Tx FIFO level that sets
interrupt flag
00 - One fourth empty for write
01 - Half empty for write
10 - Three fourth empty for write
11 - Empty for write
RCLK_EDGE 7 rw 0x0 Read data active clock edge
0 - Falling edge
1 - Rising edge
WCLK_EDGE 6 rw 0x0 Write data active clock edge
0 - Falling edge
1 - Rising edge
DISABLE_SRC_INC 5 rw 0x0 Disable automatic DMA AXI source address
increment, if set, to allow AXI read from a keyhole
address
DISABLE_DST_INC 4 rw 0x0 Disable automatic DMA AXI destination address
increment, if set, to allow AXI read from a keyhole
address
reserved 3 rw 0x1 Reserved. Do not modify.
reserved 2 rw 0x0 Reserved. Do not modify.
reserved 1 rw 0x0 Reserved. Do not modify.
reserved 0 rw 0x0 Reserved. Do not modify.
Name INT_STS
Relative Address 0x0000000C
Absolute Address 0xF800700C
Width 32 bits