User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1152
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (devcfg) INT_MASK
RD_FIFO_LVL_INT
(IXR_RD_FIFO_LVL)
16 wtc 0x0 Rx FIFO level >= threshold, see reg 0x008
DMA_CMD_ERR_INT
(IXR_DMA_CMD_ERR
)
15 wtc 0x0 Illegal DMA command
DMA_Q_OV_INT
(IXR_DMA_Q_OV)
14 wtc 0x0 DMA command queue overflows
DMA_DONE_INT
(IXR_DMA_DONE)
13 wtc 0x0 This bit is used to indicate a DMA command
is done.
The bit is set either as soon as DMA is done (PCAP
may not be finished) or both DMA and PCAP are
done.
D_P_DONE_INT
(IXR_D_P_DONE)
12 wtc 0x0 Both DMA and PCAP transfers are done for
intermediate and final transfers.
P2D_LEN_ERR_INT
(IXR_P2D_LEN_ERR)
11 wtc 0x0 Inconsistent PCAP to DMA transfer length error
reserved 10:7 rw 0x0 Reserved
PCFG_HMAC_ERR_I
NT
(IXR_PCFG_HMAC_E
RR)
6 wtc 0x0 Triggers when an HMAC error is received from
the PL
PCFG_SEU_ERR_INT
(IXR_PCFG_SEU_ERR)
5 wtc 0x0 Triggers when an SEU error is received from the
PL
PCFG_POR_B_INT
(IXR_PCFG_POR_B)
4 wtc 0x0 Triggers if the PL loses power, PL POR_B signal
goes low
PCFG_CFG_RST_INT
(IXR_PCFG_CFG_RST)
3 wtc 0x0 Triggers if the PL configuration controller is
under reset
PCFG_DONE_INT
(IXR_PCFG_DONE)
2 wtc 0x0 DONE signal from PL indicating that
programming is complete and PL is in user mode.
PCFG_INIT_PE_INT
(IXR_PCFG_INIT_PE)
1 wtc 0x0 Triggered on the positive edge of the PL INIT
signal
PCFG_INIT_NE_INT
(IXR_PCFG_INIT_NE)
0 wtc 0x0 Triggered on the negative edge of the PL INIT
signal
Name INT_MASK
Relative Address 0x00000010
Absolute Address 0xF8007010
Field Name Bits Type Reset Value Description