User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1153
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register INT_MASK Details
Width 32 bits
Access Type rw
Reset Value 0xFFFFFFFF
Description Interrupt Mask Register: This register contains interrupt mask information.
Set a bit to 1 to mask the interrupt generation from the corresponding interrupting
source in Interrupt Status Register 0x00C.
Field Name Bits Type Reset Value Description
M_PSS_GTS_USR_B_I
NT
31 rw 0x1 Interrupt mask for tri-state IO during HIZ, both
edges
M_PSS_FST_CFG_B_I
NT
30 rw 0x1 Interrupt mask for first config done, both edges
M_PSS_GPWRDWN_B
_INT
29 rw 0x1 Interrupt mask for global power down, both
edges
M_PSS_GTS_CFG_B_I
NT
28 rw 0x1 Interrupt mask for tri-state IO in config, both
edges
M_PSS_CFG_RESET_B
_INT
27 rw 0x1 Interrupt mask for config reset, both edges
reserved 26:24 rw 0x7 Reserved
M_AXI_WTO_INT
(IXR_AXI_WTO)
23 rw 0x1 Interrupt mask for AXI write time out interrupt
M_AXI_WERR_INT
(IXR_AXI_WERR)
22 rw 0x1 Interrupt mask for AXI write response error
interrupt
M_AXI_RTO_INT
(IXR_AXI_RTO)
21 rw 0x1 Interrupt mask for AXI read time out interrupt
M_AXI_RERR_INT
(IXR_AXI_RERR)
20 rw 0x1 Interrupt mask for AXI read response error
interrupt
reserved 19 rw 0x1 Reserved
M_RX_FIFO_OV_INT
(IXR_RX_FIFO_OV)
18 rw 0x1 Interrupt mask for Rx FIFO overflow interrupt
M_WR_FIFO_LVL_IN
T
(IXR_WR_FIFO_LVL)
17 rw 0x1 Interrupt mask for Tx FIFO level < threshold
interrupt
M_RD_FIFO_LVL_INT
(IXR_RD_FIFO_LVL)
16 rw 0x1 Interrupt mask for Rx FIFO level > threshold
interrupt
M_DMA_CMD_ERR_I
NT
(IXR_DMA_CMD_ERR
)
15 rw 0x1 Interrupt mask for illegal DMA command
interrupt