User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1158
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register DMA_SRC_LEN Details
Register (devcfg) DMA_DEST_LEN
Register DMA_DEST_LEN Details
Register (devcfg) MULTIBOOT_ADDR
Field Name Bits Type Reset Value Description
reserved 31:27 rw 0x0 Reserved
LEN
(DMA_LEN)
26:0 rw 0x0 Up to 512MB data
Name DMA_DEST_LEN
Relative Address 0x00000024
Absolute Address 0xF8007024
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description DMA Destination transfer
Length Register: This register contains the DMA destination transfer length in unit
of 4-byte word.
A DMA command that consists of source address, destination address, source
transfer length, and destination transfer length is accepted when this register is
written to.
It is important that the parameters are programmed in the exact sequence as
described.
Field Name Bits Type Reset Value Description
reserved 31:27 rw 0x0 Reserved
LEN
(DMA_LEN)
26:0 rw 0x0 Up to 512MB data
Name MULTIBOOT_ADDR
Relative Address 0x0000002C
Absolute Address 0xF800702C
Width 13 bits
Access Type rw
Reset Value 0x00000000