User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 116
UG585 (v1.11) September 27, 2016
Chapter 4: System Addresses
4.6 PS I/O Peripherals
The I/O Peripheral registers are accessed via a 32-bit APB bus, shown in Table 4-6.
4.7 Miscellaneous PS Registers
The PS system registers are accessed via a 32-bit AHB bus (see Table 4-7).
Table 4-6: I/O Peripheral Register Map
Register Base Address Description
E000_0000, E000_1000 UART Controllers 0, 1
E000_2000, E000_3000 USB Controllers 0, 1
E000_4000, E000_5000 I2C Controllers 0, 1
E000_6000, E000_7000 SPI Controllers 0, 1
E000_8000, E000_9000 CAN Controllers 0, 1
E000_A000 GPIO Controller
E000_B000, E000_C000 Ethernet Controllers 0, 1
E000_D000 Quad-SPI Controller
E000_E000 Static Memory Controller (SMC)
E010_0000, E010_1000 SDIO Controllers 0, 1
Table 4-7: PS System Register Map
Register Base Address Description (Acronym)
Register
Set
F800_1000, F800_2000 Triple timer counter 0, 1 (TTC 0, TTC 1) ttc.
F800_3000 DMAC when secure (DMAC S) dmac.
F800_4000 DMAC when non-secure (DMAC NS) dmac.
F800_5000 System watchdog timer (SWDT) swdt.
F800_6000 DDR memory controller ddrc.
F800_7000 Device configuration interface (DevC) devcfg.
F800_8000 AXI_HP 0 high performance AXI interface w/ FIFO afi.
F800_9000 AXI_HP 1 high performance AXI interface w/ FIFO afi.
F800_A000 AXI_HP 2 high performance AXI interface w/ FIFO afi.
F800_B000 AXI_HP 3 high performance AXI interface w/ FIFO afi.
F800_C000 On-chip memory (OCM) ocm.
F800_D000 eFuse
(1)
-
F800_F000 Reserved Reserved