User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1161
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register XADCIF_CFG Details
Register (devcfg) XADCIF_INT_STS
Field Name Bits Type Reset Value Description
ENABLE 31 rw 0x0 Enable PS access of the XADC, if set
reserved 30:24 rw 0x0 Reserved
CFIFOTH 23:20 rw 0x0 Command FIFO level threshold.
Interrupt status flag is set if the FIFO level is less
than or equal to the threshold
DFIFOTH 19:16 rw 0x0 Data FIFO level threshold.
Interrupt status flag is set if FIFO level is greater
than the threshold
reserved 15:14 rw 0x0 Reserved
WEDGE 13 rw 0x0 Write launch edge :
0 - Falling edge
1 - Rising edge
REDGE 12 rw 0x1 Read capture edge :
0 - Falling edge
1 - Rising edge
reserved 11:10 rw 0x0 Reserved
TCKRATE 9:8 rw 0x1 XADC clock frequency control.
The base frequency is pcap_2x clock which has a
nominal frequency of 200 MHz.
00 - 1/2 of pcap_2x clock frequency
01 - 1/4 of pcap_2x clock frequency
10 - 1/8 of pcap_2x clock frequency
11 - 1/16 of pcap_2x clock frequency
reserved 7:5 rw 0x0 Reserved
IGAP 4:0 rw 0x14 Minimum idle gap between successive
commands.
Default is 20 cycles, the minimum required by the
XADC is 10.
Name XADCIF_INT_STS
Relative Address 0x00000104
Absolute Address 0xF8007104
Width 32 bits
Access Type mixed
Reset Value 0x00000200