User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1162
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register XADCIF_INT_STS Details
Register (devcfg) XADCIF_INT_MASK
Register XADCIF_INT_MASK Details
Description XADC Interface Interrupt Status Register : This register contains the interrupt status
flags of the XADC interface block.
All register bits are clear on write by writing 1s to those bits, however the register bits
will only be cleared if the condition that sets the interrupt flag is no longer true.
Note that individual status bits will be set if the corresponding condition is satisfied
regardless of whether the interrupt mask bit in 0x108 is set.
However, external interrupt will only be generated if an interrupt status flag is set
and the corresponding mask bit is not set
Field Name Bits Type Reset Value Description
reserved 31:10 rw 0x0 Reserved
CFIFO_LTH 9 wtc 0x1 Command FIFO level less than or equal to the
threshold (see register 0x100).
DFIFO_GTH 8 wtc 0x0 Data FIFO level greater than threshold (see
register 0x100).
OT 7 wtc 0x0 Over temperature alarm from XADC.
This is a latched version of the raw signal which is
also available in register 0x10C
ALM 6:0 wtc 0x0 Alarm signals from XADC.
These are latched version of the raw input alarm
signals which are also available in register 0x10C
Name XADCIF_INT_MASK
Relative Address 0x00000108
Absolute Address 0xF8007108
Width 32 bits
Access Type rw
Reset Value 0xFFFFFFFF
Description XADC Interface Interrupt Mask Register : This register contains the interrupt mask
information.
Set a bit to 1 to mask the interrupt generation from the corresponding interrupting
source in 0x104
Field Name Bits Type Reset Value Description
reserved 31:10 rw 0x3FFFFF Reserved
M_CFIFO_LTH 9 rw 0x1 Interrupt mask for command FIFO level threshold
interrupt.