User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1167
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
CPC2 0x00000114 32 mixed 0x00000000 Channel PC for DMA Channel 2
CSR3
0x00000118 32 mixed 0x00000000 Channel Status DMA Channel 3
CPC3
0x0000011C 32 mixed 0x00000000 Channel PC for DMA Channel 3
CSR4
0x00000120 32 mixed 0x00000000 Channel Status DMA Channel 4
CPC4
0x00000124 32 mixed 0x00000000 Channel PC for DMA Channel 4
CSR5
0x00000128 32 mixed 0x00000000 Channel Status DMA Channel 5
CPC5
0x0000012C 32 mixed 0x00000000 Channel PC for DMA Channel 5
CSR6
0x00000130 32 mixed 0x00000000 Channel Status DMA Channel 6
CPC6
0x00000134 32 mixed 0x00000000 Channel PC for DMA Channel 6
CSR7
0x00000138 32 mixed 0x00000000 Channel Status DMA Channel 7
CPC7
0x0000013C 32 mixed 0x00000000 Channel PC for DMA Channel 7
SAR0
0x00000400 32 mixed 0x00000000 Source Address DMA Channel 0
DAR0
0x00000404 32 mixed 0x00000000 Destination Addr DMA
Channel 0
CCR0
0x00000408 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
0
LC0_0
0x0000040C 32 mixed 0x00000000 Loop Counter 0 DMA Channel 0
LC1_0
0x00000410 32 mixed 0x00000000 Loop Counter 1 DMA Channel 0
SAR1
0x00000420 32 mixed 0x00000000 Source address DMA Channel 1
DAR1
0x00000424 32 mixed 0x00000000 Destination Addr DMA
Channel 1
CCR1
0x00000428 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
1
LC0_1
0x0000042C 32 mixed 0x00000000 Loop Counter 0 DMA Channel 1
LC1_1
0x00000430 32 mixed 0x00000000 Loop Counter 1 DMA Channel 1
SAR2
0x00000440 32 mixed 0x00000000 Source Address DMA Channel 2
DAR2
0x00000444 32 mixed 0x00000000 Destination Addr DMA
Channel 2
CCR2
0x00000448 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
2
LC0_2
0x0000044C 32 mixed 0x00000000 Loop Counter 0 DMA Channel 2
LC1_2
0x00000450 32 mixed 0x00000000 Loop Counter 1 DMA Channel 2
Register Name Address Width Type Reset Value Description