User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1168
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
SAR3 0x00000460 32 mixed 0x00000000 Source Address DMA Channel 3
DAR3
0x00000464 32 mixed 0x00000000 Destination Addr DMA
Channel 3
CCR3
0x00000468 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
3
LC0_3
0x0000046C 32 mixed 0x00000000 Loop Counter 0 DMA Channel 3
LC1_3
0x00000470 32 mixed 0x00000000 Loop Counter 1 DMA Channel 3
SAR4
0x00000480 32 mixed 0x00000000 Source Address DMA Channel 4
DAR4
0x00000484 32 mixed 0x00000000 Destination Addr DMA
Channel 4
CCR4
0x00000488 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
4
LC0_4
0x0000048C 32 mixed 0x00000000 Loop Counter 0 DMA Channel 4
LC1_4
0x00000490 32 mixed 0x00000000 Loop Counter 1 DMA Channel 4
SAR5
0x000004A0 32 mixed 0x00000000 Source Address DMA Channel 5
DAR5
0x000004A4 32 mixed 0x00000000 Destination Addr DMA
Channel 5
CCR5
0x000004A8 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
5
LC0_5
0x000004AC 32 mixed 0x00000000 Loop Counter 0 DMA Channel 5
LC1_5
0x000004B0 32 mixed 0x00000000 Loop Counter 1 DMA Channel 5
SAR6
0x000004C0 32 mixed 0x00000000 Source Address DMA Channel 6
DAR6
0x000004C4 32 mixed 0x00000000 Destination Addr DMA
Channel 6
CCR6
0x000004C8 32 mixed dmac0_ns:
0x00000000
dmac0_s:
0x00800200
Channel Control DMA Channel
6
LC0_6
0x000004CC 32 mixed 0x00000000 Loop Counter 0 DMA Channel 6
LC1_6
0x000004D0 32 mixed 0x00000000 Loop Counter 1 DMA Channel 6
SAR7
0x000004E0 32 mixed 0x00000000 Source Address DMA Channel 7
DAR7
0x000004E4 32 mixed 0x00000000 Destination Addr DMA
Channel 7
Register Name Address Width Type Reset Value Description