User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1173
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register INT_EVENT_RIS Details
Register (dmac) INTMIS
Register INTMIS Details
Register (dmac) INTCLR
Field Name Bits Type Reset Value Description
DMASEV_active 31:0 sro,ns
sraz,n
snsro
0x0 Raw status of the event or interrupt state.
There are sixteen possible event settings [15:0]
and eight possible interrupts [7:0]:
0: Inactive
1: Active
Note:
When the DMAC executes a DMASEV N
instruction to send event N, the INTEN Register
controls whether the DMAC:
signals an interrupt using the appropriate irq
sends the event to all of the threads.
Reserved
Name INTMIS
Software Name INTSTATUS
Relative Address 0x00000028
Absolute Address dmac0_ns: 0xF8004028
dmac0_s: 0xF8003028
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Interrupt Status
Field Name Bits Type Reset Value Description
irq_status 31:0 sro,ns
sraz,n
snsro
0x0 Interrupt signal state for DMA channel [7:0]:
0: inactive (IRQ signals is Low).
1: active (IRQ signals is HIgh).
Reserved
Name INTCLR
Relative Address 0x0000002C
Absolute Address dmac0_ns: 0xF800402C
dmac0_s: 0xF800302C