User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1179
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) FTR1
Register FTR1 Details
reserved 4:2 sro,ns
sraz,n
snsro
0x0 read undefined
operand_invalid 1 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread was
attempting to execute an instruction operand that
was not valid for the configuration of the DMAC:
0: valid operand
1: invalid operand.
This fault is a precise abort.
undef_instr 0 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread was
attempting to execute an undefined instruction:
0: defined instruction
1: undefined instruction.
This fault is a precise abort.
Name FTR1
Software Name XDmaPs_FTCn_OFFSET(1)
Relative Address 0x00000044
Absolute Address dmac0_ns: 0xF8004044
dmac0_s: 0xF8003044
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Default Type DMA Channel 1
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
lockup_err 31 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread has
locked-up because of resource starvation:
0: DMA channel has adequate resources
1: DMA channel has locked-up because of
insufficient resources. This fault is an imprecise
abort.
dbg_instr 30 sro,ns
sraz,n
snsro
0x0 If the DMA channel aborts, this bit indicates
whether the erroneous instruction was read from
the system memory or from the debug interface:
0: system memory
1: debug interface.