User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1185
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register FTR3 Details
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Default Type DMA Channel 3
Field Name Bits Type Reset Value Description
lockup_err 31 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread has
locked-up because of resource starvation:
0: DMA channel has adequate resources
1: DMA channel has locked-up because of
insufficient resources. This fault is an imprecise
abort.
dbg_instr 30 sro,ns
sraz,n
snsro
0x0 If the DMA channel aborts, this bit indicates
whether the erroneous instruction was read from
the system memory or from the debug interface:
0: system memory
1: debug interface.
reserved 29:19 sro,ns
sraz,n
snsro
0x0 read undefined
data_read_err 18 sro,ns
sraz,n
snsro
0x0 Indicates the AXI response that the DMAC
receives on the RRESP bus, after the DMA
channel thread performs a data read:
0: OKAY response
1: EXOKAY, SLVERR, or DECERR response. This
fault is an imprecise abort.
data_write_err 17 sro,ns
sraz,n
snsro
0x0 Indicates the AXI response that the DMAC
receives on the BRESP bus, after the DMA channel
thread performs a data write:
0: OKAY response
1: EXOKAY, SLVERR, or DECERR response. This
fault is an imprecise abort.
instr_fetch_err 16 sro,ns
sraz,n
snsro
0x0 Indicates the AXI response that the DMAC
receives on the RRESP bus after the DMA channel
thread performs an instruction fetch:
0: OKAY response
1: EXOKAY, SLVERR, or DECERR response. This
fault is a precise abort.
reserved 15:14 sro,ns
sraz,n
snsro
0x0 read undefined