User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1187
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) FTR4
ch_evnt_err 5 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread
attempts to execute DMAWFE or DMASEV with
inappropriate security permissions:
0: a DMA channel thread in the Non-secure state
is not violating the security permissions
1: a DMA channel thread in the Non-secure state
attempted to execute either: a) DMAWFE to wait
for a secure event, or b) DMASEV to create a
secure event or secure interrupt.
This fault is a precise abort.
reserved 4:2 sro,ns
sraz,n
snsro
0x0 read undefined
operand_invalid 1 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread was
attempting to execute an instruction operand that
was not valid for the configuration of the DMAC:
0: valid operand
1: invalid operand.
This fault is a precise abort.
undef_instr 0 sro,ns
sraz,n
snsro
0x0 Indicates whether the DMA channel thread was
attempting to execute an undefined instruction:
0: defined instruction
1: undefined instruction.
This fault is a precise abort.
Name FTR4
Software Name XDmaPs_FTCn_OFFSET(4)
Relative Address 0x00000050
Absolute Address dmac0_ns: 0xF8004050
dmac0_s: 0xF8003050
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Default Type DMA Channel 4
Field Name Bits Type Reset Value Description