User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1203
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CPC1 Details
Register (dmac) CSR2
Register CSR2 Details
Description Channel PC for DMA Channel 1
Field Name Bits Type Reset Value Description
pc_chnl 31:0 sro,ns
sraz,n
snsro
0x0 Program counter (physical memory address) for
DMA channel thread.
Name CSR2
Software Name XDmaPs_CSn_OFFSET(2)
Relative Address 0x00000110
Absolute Address dmac0_ns: 0xF8004110
dmac0_s: 0xF8003110
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Channel Status DMA Channel 2
Field Name Bits Type Reset Value Description
reserved 31:22 rud 0x0 reserved,read undefined
CNS 21 sro,ns
sraz,n
snsro
0x0 Security status of the DMA channel thread:
0: Secure state
1: Non-secure state.
reserved 20:16 rud 0x0 reserved,read undefined
dmawfp_periph 15 sro,ns
sraz,n
snsro
0x0 When the DMA channel thread executes
DMAWFP, this bit indicates whether the periph
operand is set:
0: periph operand not set
1: periph operand set.
Note: the status only applies when the channel is
connected to one of the four peripheral request
interfaces.
dmawfp_b_ns 14 sro,ns
sraz,n
snsro
0x0 When the DMA channel thread executes
DMAWFP, this bit indicates whether the burst or
single operand were set:
0: single operand set
1: burst operand set