User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1207
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CPC3 Details
Register (dmac) CSR4
Register CSR4 Details
Absolute Address dmac0_ns: 0xF800411C
dmac0_s: 0xF800311C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Channel PC for DMA Channel 3
Field Name Bits Type Reset Value Description
pc_chnl 31:0 sro,ns
sraz,n
snsro
0x0 Program counter (physical memory address) for
DMA channel thread.
Name CSR4
Software Name XDmaPs_CSn_OFFSET(4)
Relative Address 0x00000120
Absolute Address dmac0_ns: 0xF8004120
dmac0_s: 0xF8003120
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Channel Status DMA Channel 4
Field Name Bits Type Reset Value Description
reserved 31:22 rud 0x0 reserved,read undefined
CNS 21 sro,ns
sraz,n
snsro
0x0 Security status of the DMA channel thread:
0: Secure state
1: Non-secure state.
reserved 20:16 rud 0x0 reserved,read undefined