User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1211
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) CPC5
Register CPC5 Details
Register (dmac) CSR6
Register CSR6 Details
Name CPC5
Software Name XDmaPs_CPCn_OFFSET(5)
Relative Address 0x0000012C
Absolute Address dmac0_ns: 0xF800412C
dmac0_s: 0xF800312C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Channel PC for DMA Channel 5
Field Name Bits Type Reset Value Description
pc_chnl 31:0 sro,ns
sraz,n
snsro
0x0 Program counter (physical memory address) for
DMA channel thread.
Name CSR6
Software Name XDmaPs_CSn_OFFSET(6)
Relative Address 0x00000130
Absolute Address dmac0_ns: 0xF8004130
dmac0_s: 0xF8003130
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Channel Status DMA Channel 6
Field Name Bits Type Reset Value Description
reserved 31:22 rud 0x0 reserved,read undefined
CNS 21 sro,ns
sraz,n
snsro
0x0 Security status of the DMA channel thread:
0: Secure state
1: Non-secure state.
reserved 20:16 rud 0x0 reserved,read undefined