User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1215
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) CPC7
Register CPC7 Details
Register (dmac) SAR0
Register SAR0 Details
Register (dmac) DAR0
Name CPC7
Software Name XDmaPs_CPCn_OFFSET(7)
Relative Address 0x0000013C
Absolute Address dmac0_ns: 0xF800413C
dmac0_s: 0xF800313C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Channel PC for DMA Channel 7
Field Name Bits Type Reset Value Description
pc_chnl 31:0 sro,ns
sraz,n
snsro
0x0 Program counter (physical memory address) for
DMA channel thread.
Name SAR0
Software Name SA_0
Relative Address 0x00000400
Absolute Address dmac0_ns: 0xF8004400
dmac0_s: 0xF8003400
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Source Address DMA Channel 0
Field Name Bits Type Reset Value Description
src_addr 31:0 sro,ns
sraz,n
snsro
0x0 Source data address (physical memory address)
for DMA channel thread.
Name DAR0