User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1220
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register LC0_0 Details
Register (dmac) LC1_0
Register LC1_0 Details
Register (dmac) SAR1
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 reserved, read undefined
loop_counter_iteration 7:0 sro,ns
sraz,n
snsro
0x0 Provides the status of loop counter zero for the
DMA channel thread. The DMAC updates this
register when it executes DMALPEND[S|B], and
the DMA channel thread is programmed to use
loop counter zero.
Name LC1_0
Relative Address 0x00000410
Absolute Address dmac0_ns: 0xF8004410
dmac0_s: 0xF8003410
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Loop Counter 1 DMA Channel 0
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 reserved, read undefined
loop_counter_iteration 7:0 sro,ns
sraz,n
snsro
0x0 Provides the status of loop counter one for the
DMA channel thread. The DMAC updates this
register when it executes DMALPEND[S|B], and
the DMA channel thread is programmed to use
loop counter one.
Name SAR1
Software Name XDmaPs_SA_n_OFFSET(1)
Relative Address 0x00000420
Absolute Address dmac0_ns: 0xF8004420
dmac0_s: 0xF8003420
Width 32 bits
Access Type mixed
Reset Value 0x00000000