User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1221
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register SAR1 Details
Register (dmac) DAR1
Register DAR1 Details
Register (dmac) CCR1
Description Source address DMA Channel 1
Field Name Bits Type Reset Value Description
src_addr 31:0 sro,ns
sraz,n
snsro
0x0 Source data address (physical memory address)
for DMA channel thread.
Name DAR1
Software Name XDmaPs_DA_n_OFFSET(1)
Relative Address 0x00000424
Absolute Address dmac0_ns: 0xF8004424
dmac0_s: 0xF8003424
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Destination Addr DMA Channel 1
Field Name Bits Type Reset Value Description
dest_addr 31:0 sro,ns
sraz,n
snsro
0x0 Destination data address (physical memory
address) for DMA channel thread.
Name CCR1
Software Name XDmaPs_CC_n_OFFSET(1)
Relative Address 0x00000428
Absolute Address dmac0_ns: 0xF8004428
dmac0_s: 0xF8003428
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00800200
Description Channel Control DMA Channel 1