User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1226
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register SAR2 Details
Register (dmac) DAR2
Register DAR2 Details
Register (dmac) CCR2
Access Type mixed
Reset Value 0x00000000
Description Source Address DMA Channel 2
Field Name Bits Type Reset Value Description
src_addr 31:0 sro,ns
sraz,n
snsro
0x0 Source data address (physical memory address)
for DMA channel thread.
Name DAR2
Software Name XDmaPs_DA_n_OFFSET(2)
Relative Address 0x00000444
Absolute Address dmac0_ns: 0xF8004444
dmac0_s: 0xF8003444
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Destination Addr DMA Channel 2
Field Name Bits Type Reset Value Description
dest_addr 31:0 sro,ns
sraz,n
snsro
0x0 Destination data address (physical memory
address) for DMA channel thread.
Name CCR2
Software Name XDmaPs_CC_n_OFFSET(2)
Relative Address 0x00000448
Absolute Address dmac0_ns: 0xF8004448
dmac0_s: 0xF8003448
Width 32 bits
Access Type mixed